Espressif Systems /ESP32-P4 /AHB_DMA /IN_INT_RAW_CH0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as IN_INT_RAW_CH0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (IN_DONE_CH_INT_RAW)IN_DONE_CH_INT_RAW 0 (IN_SUC_EOF_CH_INT_RAW)IN_SUC_EOF_CH_INT_RAW 0 (IN_ERR_EOF_CH_INT_RAW)IN_ERR_EOF_CH_INT_RAW 0 (IN_DSCR_ERR_CH_INT_RAW)IN_DSCR_ERR_CH_INT_RAW 0 (IN_DSCR_EMPTY_CH_INT_RAW)IN_DSCR_EMPTY_CH_INT_RAW 0 (INFIFO_OVF_CH_INT_RAW)INFIFO_OVF_CH_INT_RAW 0 (INFIFO_UDF_CH_INT_RAW)INFIFO_UDF_CH_INT_RAW

Description

Raw status interrupt of channel 0

Fields

IN_DONE_CH_INT_RAW

The raw interrupt bit turns to high level when the last data pointed by one inlink descriptor has been received for Rx channel 0.

IN_SUC_EOF_CH_INT_RAW

The raw interrupt bit turns to high level when the last data pointed by one inlink descriptor has been received for Rx channel 0. For UHCI0 the raw interrupt bit turns to high level when the last data pointed by one inlink descriptor has been received and no data error is detected for Rx channel 0.

IN_ERR_EOF_CH_INT_RAW

The raw interrupt bit turns to high level when data error is detected only in the case that the peripheral is UHCI0 for Rx channel 0. For other peripherals this raw interrupt is reserved.

IN_DSCR_ERR_CH_INT_RAW

The raw interrupt bit turns to high level when detecting inlink descriptor error including owner error and the second and third word error of inlink descriptor for Rx channel 0.

IN_DSCR_EMPTY_CH_INT_RAW

The raw interrupt bit turns to high level when Rx buffer pointed by inlink is full and receiving data is not completed but there is no more inlink for Rx channel 0.

INFIFO_OVF_CH_INT_RAW

This raw interrupt bit turns to high level when level 1 fifo of Rx channel 0 is overflow.

INFIFO_UDF_CH_INT_RAW

This raw interrupt bit turns to high level when level 1 fifo of Rx channel 0 is underflow.

Links

() ()